# **Electronic System Level Design Methodology**

### **Assignment 1**, 2022-03-11

#### **Abstract**

Develop a Direct Memory Access Controller (DMA/DMAC) in SystemC.

Please read carefully. All outputs required are described in the text. Five (5) points will be taken for each bug, missing required output and behavior.

## **Description**

- 1. The DMA has:
  - i. Two (2) 32-bit bus ports: 32-bit address field, 32-bit data field, and a 1-bit r/w pin. One port is a master port, and the other is a slave port.
  - ii. One (1) 1-bit interrupt output pin.
  - iii. One (1) 1-bit reset input pin.
  - iv. One static address register to store its base address.
- 2. There are also four (4) control registers in the DMA:
  - i. SOURCE: 32-bit, the starting source address, at 0x0
  - ii. TARGET: 32-bit, the starting target address, at 0x4
  - iii. SIZE: 32-bit, the data size, at 0x8
  - iv. START/CLEAR: 1-bit, the start and clear signal, at 0xC
- 3. The DMA behavior is illustrated as:



4. Implement the DMA module with a SC CTHREAD process and it:

- reads from the slave port the control data, i.e. source address, target address, size and start. These data are stored into control registers, respectively.
- ii. Once a
- iii. START/CLEAR = 1 value ( $0 \times C = 1$ ) is received and stored, start moving data from the source address to the target address, until the SIZE is reached.
- iv. When the data movement is completed, first pull the interrupt signal (interrupt) to high and wait for the interrupt clear control (START/CLEAR, OXOC = 0). Only after the CLEAR arrives then the DMA resets the interrupt to low and resume to the original state.
- v. The reset pin (reset) is synchronous and active low. At reset all 4 control registers are set to 0 and interrupt signal is pull to low.
- 5. A test suite completed in sc main must be provided to test the DMA.
- 6. A makefile must be provided to compile the DMA module and sc main into a SystemC simulator.

**Score weight** (towards the final grade) 10%

#### **Due date**

2PM, March 18<sup>th</sup>, 2022